The the motherboard supply 3.3v to the L2 Bus interface via the ZIF socket?The compounding issue is that the L2 supply voltage also goes to 13 pins of the 750/7400/7410, which will be much more difficult to disconnect and reconnect to a different, interposed voltage rail.
Mainly because there won't be a separate, isolated voltage rail to the L2 voltage pins of the cache ICs and CPU, as they're presumably just connected straight to the 3.3V rail of entire CPU card.
So while not impossible with both a CPU and cache IC interposer that supplies both with a 2.5V or thereabouts voltage rail, it's a very complex way of doing things.
And if you're going to interpose CPUs, you might as well try to develop an interposer for a G4 that has integrated cache.
So that the voltage would have to be stepped down on the daughter card?
Are not the ZIF cards that use SEC L2 RAM 2.5v?









